Doprava zadarmo s Packetou nad 59.99 €
Pošta 4.49 SPS 4.99 Kuriér GLS 3.99 Zberné miesto GLS 2.99 Packeta kurýr 4.99 Packeta 2.99 SPS Parcel Shop 2.99

Test Resource Partitioning for System-on-a-Chip

Jazyk AngličtinaAngličtina
Kniha Pevná
Kniha Test Resource Partitioning for System-on-a-Chip Vikram Iyengar
Libristo kód: 01417773
Nakladateľstvo Springer-Verlag New York Inc., jún 2002
Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization... Celý popis
? points 304 b
121.07
Skladom u dodávateľa v malom množstve Odosielame za 13-16 dní

30 dní na vrátenie tovaru


Mohlo by vás tiež zaujímať


Professor and the Madman Simon Winchester / Brožovaná
common.buy 19.06
Inter-Municipal Cooperation in Europe Rudie Hulst / Pevná
common.buy 121.07
Maid-sama. Bd.8 Hiro Fujiwara / Brožovaná
common.buy 6.65
Katy Perry Molly Aloian / Brožovaná
common.buy 11.09
Profesor Con Recursos / Brožovaná
common.buy 29.65
Kleine Geschichten aus Curacao Ulrike Verheugen / Brožovaná
common.buy 20.57
Moral und Sanktion Eva Buddeberg / Brožovaná
common.buy 47.81
Materiales Verfassungsverständnis Norbert Wimmer / Brožovaná
common.buy 30.46

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic.§SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.§Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.§Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Prihlásenie

Prihláste sa k svojmu účtu. Ešte nemáte Libristo účet? Vytvorte si ho teraz!

 
povinné
povinné

Nemáte účet? Získajte výhody Libristo účtu!

Vďaka Libristo účtu budete mať všetko pod kontrolou.

Vytvoriť Libristo účet