Free delivery for purchases over 59.99 €
Slovak post 4.49 SPS courier 4.99 GLS courier 3.99 GLS point 2.99 Packeta courier 4.99 Packeta point 2.99 SPS Parcel Shop 2.99

Reuse Methodology Manual

Language EnglishEnglish
Book Paperback
Book Reuse Methodology Manual Pierre Bricaud
Libristo code: 02174909
Publishers Springer-Verlag New York Inc., October 2012
Silicon technology now allows us to build chips consisting of tens of millions of transistors. This... Full description
? points 154 b
61.56
Low in stock at our supplier Shipping in 13-16 days

30-day return policy


You might also be interested in


Get Started in Hungarian Absolute Beginner Course Zsuzsanna Pontifex / Hardback
common.buy 30.22
Ecclesiastical History of the English People Venerable Bede / Paperback
common.buy 12.83
COMING SOON
Chorlieder des Euripides in ihrer dramatischen Funktion Hans Wilhelm Nordheider / Paperback
common.buy 33.96
Theodore Roosevelt and his times Harold Howland / Paperback
common.buy 35.48
Tristao e Isolda Carrijo De Oliveira Aline / Paperback
common.buy 55.90
COMING SOON
Kinetics of Phase Transformations: Volume 205 Michael J. Aziz / Hardback
common.buy 25.16
Handbook of Recycled Concrete and Demolition Waste Fernando Pacheco Torgal / Hardback
common.buy 241.31
Greasbrough Anthony Dodsworth / Paperback
common.buy 16.67
Lake District Murder John Bude / Paperback
common.buy 11.72

Silicon technology now allows us to build chips consisting of tens of millions of transistors. This technology not only promises new levels of system integration onto a single chip, but also presents significant challenges to the chip designer. As a result, many ASIC developers and silicon vendors are re-examining their design methodologies, searching for ways to make effective use of the huge numbers of gates now available. §These designers see current design tools and methodologies as inadequate for developing million-gate ASICs from scratch. There is considerable pressure to keep design team size and design schedules constant even as design complexities grow. Tools are not providing the productivity gains required to keep pace with the increasing gate counts available from deep submicron technology. Design reuse - the use of pre-designed and pre-verified cores - is the most promising opportunity to bridge the gap between available gate-count and designer productivity. §Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition outlines an effective methodology for creating reusable designs for use in a System-on-a-Chip (SoC) design methodology. Silicon and tool technologies move so quickly that no single methodology can provide a permanent solution to this highly dynamic problem. Instead, this manual is an attempt to capture and incrementally improve on current best practices in the industry, and to give a coherent, integrated view of the design process. Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition will be updated on a regular basis as a result of changing technology and improved insight into the problems of design reuse and its role in producing high-quality SoC designs.

Give this book today
It's easy
1 Add to cart and choose Deliver as present at the checkout 2 We'll send you a voucher 3 The book will arrive at the recipient's address

Login

Log in to your account. Don't have a Libristo account? Create one now!

 
mandatory
mandatory

Don’t have an account? Discover the benefits of having a Libristo account!

With a Libristo account, you'll have everything under control.

Create a Libristo account