Free delivery for purchases over 59.99 €
Slovak post 4.49 SPS courier 4.99 GLS courier 3.99 GLS point 2.99 Packeta courier 4.99 Packeta point 2.99 SPS Parcel Shop 2.99

Digit-Serial Computation

Language EnglishEnglish
Book Paperback
Book Digit-Serial Computation Richard Hartley
Libristo code: 06796537
Publishers Springer-Verlag New York Inc., October 2012
Digital signal processing (DSP) is used in a wide range of applications such as speech, telephone, m... Full description
? points 603 b
241.01
Low in stock at our supplier Shipping in 13-16 days

30-day return policy


You might also be interested in


All You Want to Know But Didn't Think You Could Ask Christine Ortega Guarkee / Paperback
common.buy 17.08
Danger At Sea 5 Bravo Reader Kieran McGovern / Paperback
common.buy 16.27
Campus Food Anne Bühring / Paperback
common.buy 12.32
One Heart, Five Habits Sayeh Zielke / Paperback
common.buy 22.53
Die letzten Dinge, 1 Audio-CD Louis Spohr / Audio CD
common.buy 24.66
Scherfestigkeit Von Schluff Armin Horn / Paperback
common.buy 56.00
Parenting and Professing / Paperback
common.buy 49.93
America in the 1980s Michele L Camardella / Hardback
common.buy 56.40

Digital signal processing (DSP) is used in a wide range of applications such as speech, telephone, mobile radio, video, radar and sonar. The sample rate requirements of these applications range from 10 KHz to 100 MHz. Real time implementation of these systems requires design of hardware which can process signal samples as these are received from the source, as opposed to storing them in buffers and processing them in batch mode. Efficient implementation of real time hardware for DSP applications requires study of families of architectures and implementation styles out of which an appropriate architecture can be selected for a specified application. To this end, the digit-serial implementation style is proposed as an appropriate design methodology for cases where bit-serial systems cannot meet the sample rate requirements, and bit-parallel systems require excessive hardware. The number of bits processed in a clock cycle is referred to as the digit-size. The hardware complexity and the achievable sample rate increase with increase in the digit-size. As special cases, a digit serial system is reduced to bit-serial or bit-parallel when the digit-size is selected to equal one or the word-length, respectively. A family of implementations can be obtained by changing the digit-size parameter, thus permitting an optimal trade-off between throughput and size. Because of their structured architecture, digit-serial designs lend themselves to automatic compilation from algorithmic descriptions. An implementation of this design methodology, the Parsifal silicon compiler was developed at the General Electric Corporate Research and Development laboratory.

Give this book today
It's easy
1 Add to cart and choose Deliver as present at the checkout 2 We'll send you a voucher 3 The book will arrive at the recipient's address

Login

Log in to your account. Don't have a Libristo account? Create one now!

 
mandatory
mandatory

Don’t have an account? Discover the benefits of having a Libristo account!

With a Libristo account, you'll have everything under control.

Create a Libristo account